Type:
Conference
Description:
Van der Pauw devices have been fabricated by double ion implantation processes, namely P+ and Al+ co-implantation. Similarly to the source area in a SiC VD-MOSFET, a 5× 10 18 cm-3 P plateau is formed on the top of a buried 3× 10 18 cm-3 Al distribution for electrical isolation from the n-epilayer. The post implantation annealing temperature was 1600 C. Annealing times equal to 30 min and 300 min have been compared. The increase of the annealing time produces both an increase of electron density as well as electron mobility. For comparison a HPSI 4H-SiC wafer, 1× 10 20 cm-3 P+ ion implanted and 1700 C annealed for 30 min was also characterized.
Publisher:
Trans Tech Publications Ltd
Publication date:
1 Jan 2020
Biblio References:
Volume: 1004 Pages: 698-704
Origin:
Materials Science Forum